### School of Electrical Engineering and Computer Science

### CptS 260 - Introduction to Computer Architecture Fall 2019

Midterm #1 September 25, 2019 Duration: 50 minutes

NAME:

SOLUTION ID:

|           | Total Points | Earned |
|-----------|--------------|--------|
| Problem 1 | 15           | 9      |
| Problem 2 | 15           |        |
| Problem 3 | 20           | 7      |
| Problem 4 | 15           |        |
| Problem 5 | 10           |        |
| Problem 6 | 20           | - F    |

### Notes:

- You may bring a calculator to the test. No other resources are allowed! In particular, NO textbook, lecture notes, internet access, smartphone usage, etc. are allowed!
- Make sure to write your name and WSU ID down on the first page
- Show your work for each question.
- MIPS reference data is provided!

1. **(15 points)** Assume for a given program, 60% of the executed instructions are of Class A, 25% are of Class B, and 15% are of Class C. Furthermore, assume that an instruction in Class A requires 2 cycles, an instruction in Class B requires 4 cycles, and an instruction in Class C requires 5 to complete. Compute the overall CPI for this program.

Class | 1. | CPI  
A | 60 | 
$$\alpha$$
  
B |  $\alpha$ 5 |  $\alpha$ 7 |  $\alpha$ 8 |  $\alpha$ 9 |

2. (15 Points) Give the 16-bit unsigned binary and hexadecimal representations of the decimal number (2060).

 3. (20 Points) Consider the decimal number (-18.625). Write down binary representation of this number using the IEEE 745 single precision format. Clearly specify "Sign", "Exponent" and "Mantissa" fields of the single precision representation.

Sign bit: 
$$\frac{1}{2}$$

(18)<sub>10</sub>  $\rightarrow$  (10010)<sub>2</sub>

(18)<sub>10</sub>  $\rightarrow$  (10010)<sub>2</sub>

(0.65)<sub>10</sub>

(-1)<sup>1</sup>(1,0010, 101)

(-1)<sup>1</sup>(1,0010101)  $\times$  2<sup>4</sup>  $\leftarrow$  exponent

Hantissa

Exp+Biás = 4+127

= (131)<sub>10</sub>

(10000011)<sub>2</sub>

sign 8 bit exponent

Namitissa

A3 bits

Mantissa

- 4. (15 points)
  - a. What decimal number is represented by the following single precision float?

exp: 
$$10000100 \Rightarrow 2^7 + 2^2 = 132$$
  
-127 = 5

$$(2) (-1)' (1.0110) \times 3^{5}$$

$$(10) (1-1)' (1+2^{2}+2^{-3}) \times 2^{5} = (-1)^{1} (1.375) \times 2^{5}$$

$$= -44$$

b. How many bits are needed to represent 436(Hex) in binary

c. Show the 2's complement binary (8 bits) representation of - 102(10)

| 102<br>51<br>25 | 0  | -01100110<br>100110012 fup |
|-----------------|----|----------------------------|
| 12              | 00 | + 12+1                     |
| 3               | 11 | 10011010                   |
| 0               |    |                            |

## 5. (10 points)

a. For the following MIPS assembly instructions above, what is a corresponding C/JAVA statement?

$$add f, g, h$$
 $add f, i, f$ 

$$f = g+h;$$

$$f = f+i; 1/0 P f + = i;$$

### 6. (20 points)

Assume 185 and 122 are unsigned 8-bit decimal integers. Calculate 185 - 122. Is there

We will do the subtraction directly without using 215 complement. (185) 0 - 10(111001 > 1001 1111 No overflow since result is the Rules for 0-0=0, borrow =0 (no borrow) 1-0 = 1 (60000 = 0 0-1 = 1, 50rrow = 1 (-1 = 0, 50rrow = 0

## **Bonus Question: (5 points)**

Using the IEEE 754 single precision floating point format, write down the bit pattern that would represent -1/4. Can you represent -1/4 exactly?

would represent -1/4. Can you represent -1/4 exactly?
$$\frac{1}{14} \Rightarrow \frac{1}{2^2} \Rightarrow 1 \times 2^{-2} = 0$$

$$\frac{01111101}{\text{exp}} = \frac{0000...00}{23 \text{ bit}} = -2 + 127 = 125$$

01111101

and yes you can represent -1/4 exactly.

# MIPS Reference Data



|   | CORE INSTRU               | ICTION O  |     |                                      |         |                       |   |
|---|---------------------------|-----------|-----|--------------------------------------|---------|-----------------------|---|
| ļ |                           |           |     | OR-                                  |         | OPCODE                |   |
| j | NAME, MNE                 | EMONIC    |     | AT OPERATION (in Veri                | د ما    | /FUNCT                |   |
| ı | Add                       | add       | 1   | R  R[rd] = R[rs] + R[rt]             |         | (Hex)                 |   |
|   | Add Immediate             | addi      |     | I  R[rt] = R[rs] + SignExtImm        |         | ) 0/20 <sub>hex</sub> |   |
| ĺ | Add Imm. Unsig            | ned addiu | 1   |                                      | (1,2    | , nex                 |   |
| l | Add Unsigned              | addu      | R   |                                      | (2)     | , Hey                 |   |
| ı | And                       | and       | R   |                                      |         | 0/21 <sub>hex</sub>   |   |
|   | And Immediate             | andi      | 1   |                                      | (0)     | 0/24 <sub>hex</sub>   |   |
| ı | Branch On Equal           | beg       | ·I  | if(R[rs]==R[rt])                     | (3)     |                       |   |
|   | _                         | -         | 1   | PC=PC+4+BranchAddr                   | (4)     | . 4 <sub>hex</sub>    |   |
|   | Branch On Not Ec          | qual bne  | I   | if(R[rs]!=R[rt])                     | • • •   |                       |   |
|   | Jump                      | i         | J   | PC=PC+4+BranchAddr                   | (4)     | 5 <sub>hex</sub>      |   |
|   | Jump And Link             | ial       | J   | PC=JumpAddr                          | (5)     | 2 <sub>hex</sub>      |   |
|   | Jump Register             | jr        | R   | R[31]=PC+8;PC=JumpAddr<br>PC=R[rs]   | (5)     | 3 <sub>hex</sub>      |   |
|   |                           | -         |     | $R[rt] = \{24'b0, M[R[rs]]$          |         | 0/08 <sub>hex</sub>   |   |
|   | Load Byte Unsigne         | ed 1bu    | I   | +SignExtImm](7:0)}                   | (2)     | 24 <sub>hex</sub>     |   |
|   | Load Halfword<br>Unsigned | 1hu       | ì   | $R[rt]=\{16'b0,M[R]rs\}$             | (2)     |                       |   |
|   | Load Linked               |           | -   | +SignExtImm](15:0)}                  | (2)     | 25 <sub>hex</sub>     |   |
|   | Load Upper Imm.           | 11        | I   | R[rt] = M[R[rs] + SignExtImm]        | (2,7)   | 30 <sub>hex</sub>     |   |
|   | Load Word                 | lui       | I   | $R[rt] = \{imm, 16'b0\}$             |         | $f_{hex}$             |   |
|   | Nor                       | lw        | I   | R[rt] = M[R[rs] + SignExtImm]        | (2)     | 23 <sub>hex</sub>     |   |
|   | Or                        |           |     | $R[rd] = \sim (R[rs] \mid R[rt])$    | (       | )/27 <sub>hex</sub>   |   |
|   | Or Immediate              |           |     | $R[rd] = R[rs] \mid R[rt]$           | 0       | /25 <sub>hex</sub>    |   |
|   | Set Less Than             |           |     | $R[rt] = R[rs] \mid ZeroExtImm$      | (3)     | d <sub>hex</sub>      |   |
|   | Set Less Than Imm.        |           | R.  | R[rd] = (R[rs] < R[rt]) ? 1 : 0      | 0       | /2a <sub>hex</sub>    |   |
|   | Set Less Than Imm.        | slti      | Ι.  | R[rt] = (R[rs] < SignExtImm)? 1      | : 0 (2) | a <sub>hex</sub>      |   |
|   | Unsigned                  | sltiu     | 1   | R[rt] = (R[rs] < SignExtImm) ? 1 : 0 |         | b <sub>hex</sub>      |   |
|   | Set Less Than Unsig       | .sltu R   | 2 1 | R[rd] = (R[rs] < R[rt]) ? 1 : 0      | (2,6)   |                       |   |
|   | Shift Left Logical        | sll R     |     | R[rd] = R[rt] << shamt               |         | /2b <sub>hex</sub>    |   |
|   | Shift Right Logical       | srl R     |     | R[rd] = R[rt] >>> shamt              | 0       | / 00 <sub>hex</sub>   |   |
|   | Store Byte                |           | . Λ | M[R[rs]+SignExtImm](7:0) =           | 0.      | / 02 <sub>hex</sub>   | 2 |
| , | Dytt                      | sb I      | . * | R[rt](7:0)                           | (2)     | 28 <sub>hex</sub>     |   |
| 1 | Store Conditional         | sc I      | Λ   | M[R[rs]+SignExtImm] = R[rt]          | (2)     |                       |   |

| Biole Byte        | sb   | I  | $m_{\text{Lyc}}(0) = m_{\text{Lyc}}(0)$                  |       | ••                  |
|-------------------|------|----|----------------------------------------------------------|-------|---------------------|
|                   |      |    | R[rt](7:0)                                               | (2)   | $28_{hex}$          |
| Store Conditional | sc   | ī  | M[R[rs]+SignExtImm] = R[rt];<br>R[rt] = (atomic) ? 1 : 0 | ` '   |                     |
|                   |      | -  | R[rt] = (atomic)?1:0                                     | (2,7) | 38 <sub>hex</sub>   |
| Store Halfword    | sh   | 1. | M[R[rs]+SignExtImm](15:0) =                              | (-,-, |                     |
| g ·               | ;    | •  | R[rt](15:0)                                              | (2)   | $29_{hex}$          |
| Store Word        | sw   | ĭ  | M[R[rs]+SignExtImm] = R[rt]                              | ` '   |                     |
| Subtract          |      |    |                                                          | (2)   | 2b <sub>hex</sub>   |
| <u>-</u>          | sub  | R  | R[rd] = R[rs] - R[rt]                                    | (1)   | 0/22 <sub>hex</sub> |
| Subtract Unsigned | subu |    | R[rd] = R[rs] - R[rt]                                    |       |                     |
| -                 |      |    | () 1/12  - [/[[[                                         |       | n / 22.             |

subu R R[rd] = R[rs] - R[rt]

subu R R[rd] = R[rs] - R[rt] (1) May cause overflow exception (2) SignExtImm = { 16{immediate[15]}, immediate } (3) ZeroExtImm = { 16{1b'0}, immediate } (4) BranchAddr = { 14{immediate[15]}, immediate, 2'b0 } (5) JumpAddr = { PC+4[31:28], address, 2'b0 } (6) Operands considered unsigned numbers (vs. 2's comp.) (7) Atomic test&set pair; R[rt] = 1 if pair atomic, 0 if not atomic

| BASIC | INSTRUCTION FORMATS |  |
|-------|---------------------|--|
|       |                     |  |

| R | opcode  | rs   | -     |       |         |           |       |
|---|---------|------|-------|-------|---------|-----------|-------|
|   | <u></u> |      | nt    |       | rd      | shamt     | funct |
|   | 31 26   | 25 : | 21 20 | 16 15 | 11      | 10 6      |       |
| I | opcode  | rs   | rt    |       |         |           | - 0   |
|   | 31 26   | 25   | 1 20  |       |         | immediate | ;     |
| ¥ | 1       |      | 1 20  | 16 15 |         |           |       |
| J | opcode  |      |       | :     | address |           | ——-j  |
|   | 31 26   | 25   |       |       |         |           |       |

Copyright 2009 by Elsevier, Inc., All rights reserved. From Patterson and Hennessy, Computer Organization and Design, 4th ed.

0/23<sub>hex</sub>

## ARITHMETIC CORE INSTRUCTION SET

| ARITHMETIC (       | CORF       | ICT     | DUCTION OF                                   |               |           |
|--------------------|------------|---------|----------------------------------------------|---------------|-----------|
|                    | III        | 101     | RUCTION SET                                  | (2)           | OPCODE    |
|                    |            | _       | OB                                           | $\overline{}$ | / FMT /FT |
| NAME, MNE          | MONIC      | F (     | OR-                                          |               | / FUNCT   |
| Branch On FP Tr    | VIOINIC    | · iv    |                                              |               | (Hau)     |
| Branch On FP Fa    | lea h-10   |         | FI if(FPcond)PC=PC+4+BranchAdd               | r (4)         | 11/9/1/   |
| Divide             | div        |         | F1 II(!FPcond)PC=PC+4+BranchAdd              | dr(4)         | 11/8/0/   |
| Divide Unsigned    |            |         | K Lo=R[rs]/R[rt]; Hi=R[rs]%R[rt]             | ٠,            | 0///1a    |
| FP Add Single      | divu       |         | K Lo=R[rs]/R[rt]; Hi=R[rs]%R[rt]             | (6)           | 0///1b    |
| FP Add             | add.       | 5 F     | $K \cdot F[fd] = F[fs] + F[ft]$              | ` ,           | 11/10//0  |
| Double             | add.c      | i F     | $R \{F[fd], F[fd+1]\} = \{F[fs], F[fs+1]\}$  | +             |           |
| FP Compare Singl   |            |         | {F[ft],F[ft+1]}                              |               | 11/11//0  |
| FP Compare         | c c.x.s*   | F       | $R 	ext{ FPcond} = (F[fs] op F[ft]) ? 1 : 0$ |               | 11/10//y  |
| Double.            | cx.d*      | F       | $R 	ext{ FPcond} = (\{F[fs], F[fs+1]\} op$   |               | •         |
|                    | or 1 - ) / |         |                                              |               | 11/11//y  |
| FP Divide Single   | div.s      | op 1    | s = 0, or $s = 0$ (vis 32. 3c or 3a)         |               |           |
| FP Divide          |            |         | R F[fd] = F[fs] / F[ft]                      |               | 11/10//3  |
| Double '           | dív.d      | FI      |                                              | '.            | 11/11/ /2 |
| FP Multiply Single | mul c      | FF      | {F[ft],F[ft+1]}                              |               | 11/11//3  |
| FP Multiply        |            | 1.1     | [ve] v [10] L [11]                           | 1             | 11/10//2  |
| Double             | mul.d      | FR      |                                              |               | 11/11//2  |
| FP Subtract Single | sub.s      | FR      | {F[ft],F[ft+1]}                              | ,             | 1/11//2   |
| FP Subtract        | 540.5      | 1.10    | [vel v [vel - I.] [i]                        | 1             | 1/10//1   |
| Double             | sub.d      | FR      |                                              |               | 1/11//1   |
| Load FP Single     | lwc1       | ī       | {F[ft],F[ft+1]}                              | 1             | 1/11/~-/1 |
| Load FP            | TWC.       |         | F[rt]=M[R[rs]+SignExtImm]                    | (2) 3         | 1//       |
| Double             | ldcl       | 1       | F[rt]=M[R[rs]+SignExtImm];                   | (2)           | 5///      |
| Move From Hi       | mfhi       | R       | F[rt+1]=M[R[rs]+SignExtImm+4]                | 3             | 3//       |
| Move From Lo       | mflo       | R       | R[rd] = Hi                                   | 0             | ///10     |
| Move From Control  | mfa0       | R       | $R[rd] = L_0$                                | 0             | ///12     |
| Multiply           | mult       | R       | R[rd] = CR[rs]                               | 1             | 0 /0//0   |
| delet i ve         | multu      | r.<br>R | $\{Hi, Lo\} = R[rs] * R[rt]$                 | 0.            | ///18     |
| Shift Right Arith. |            |         | $\{Hi, Lo\} = R[rs] * R[rt] $                | 5) 0,         | ///19     |
| tore FP Single     | sra        | R       | $R[rd] = R[rt] \gg shamt$                    | . (           | 0///3     |
| tore FP            | swc1       | I       | M[R[rs]+SignExtImm] = F[rt] (2)              |               | )//       |
|                    | sdc1       | I       | M[R[rs]+SignExtImm] = F[rt]; (2              | ń             |           |
|                    |            |         | M[R[rs]+SignExtImm+4] = F[rt+1]              | 50            | //        |
| ATIMA BALLE        |            |         |                                              |               |           |

## FLOATING-POINT INSTRUCTION FORMATS

|     |                 |       |    |       | ,  |         |       |  |
|-----|-----------------|-------|----|-------|----|---------|-------|--|
| FR  | opcode          | fint  | ft |       | fs | fd      | funct |  |
| FI  | 31 26           |       | 20 | 16 15 | 11 | 10      | 6.5   |  |
| r.i | opcode<br>31 26 | fmt   | ft |       |    | immedia | ite   |  |
|     | 20              | 25 21 | 20 | 16 15 |    |         |       |  |

#### **PSEUDOINSTRUCTION SET**

| NAME                         | MNEMONIC | OPERATION                           |
|------------------------------|----------|-------------------------------------|
| Branch Less Than             |          | OLEMANION                           |
|                              | blt      | if(R[rs] < R[rt]) PC = Label        |
| Branch Greater Than          | 1        | ( Label Adird) I C - Label          |
|                              | bgt      | if(R[rs]>R[rt]) PC = Label          |
| Branch Less Than or Equal    | ble      | COL 1 - T-1717 Label                |
| Branch Court TI              | pre      | $if(R[rs] \le R[rt]) PC = Label$    |
| Branch Greater Than or Equal | bge      | if(R[rs] >= R[rt]) PC = Label       |
| Load Immediate               | - 3 -    | $\Gamma(K[13]) = K[IT]) PC = Label$ |
|                              | 1i       | R[rd] = immediate                   |
| Move                         |          |                                     |
|                              | move     | R[rd] = R[re]                       |

### REGISTER NAME, NUMBER, USE CALL

| NAME      | NUMBER | USE                                                      | PRESERVEDACROSS |
|-----------|--------|----------------------------------------------------------|-----------------|
| \$zero    | 0      | The Constant Value 0                                     | A CALL?         |
| \$at      |        | Aggeration T                                             | N.A.            |
|           |        | Assembler Temporary                                      | No              |
| \$v0-\$v1 | 2-3    | Values for Function Results<br>and Expression Evaluation | No              |
| \$a0-\$a3 | 4-7    | Arguments                                                | No              |
| \$t0-\$t7 | 8-15   | Temporaries                                              |                 |
| \$s0-\$s7 | 16-23  | Saved Temporaries                                        | No .            |
| \$t8-\$t9 | 24-25  | Temporaries                                              | Yes             |
| \$k0-\$k1 | 26-27  | Reserved for OS Kernel                                   | No              |
| \$gp      |        | Global Pointer                                           | No              |
| \$sp      |        | Stack Pointer                                            | Yes             |
| \$fp      |        |                                                          | Yes             |
| - Sra     |        | Frame Pointer                                            | Yes             |
|           | 21     | Return Address                                           | Yes             |